Preferred Device

## **Sensitive Gate Triacs**

## **Silicon Bidirectional Thyristors**

Designed primarily for full-wave AC control applications, such as light dimmers, motor controls, heating controls and power supplies; or wherever full-wave silicon gate controlled solid-state devices are needed. Triac type thyristors switch from a blocking to a conducting state for either polarity of applied anode voltage with positive or negative gate triggering.

#### **Features**

- Sensitive Gate Triggering Uniquely Compatible for Direct Coupling to TTL, HTL, CMOS and Operational Amplifier Integrated Circuit Logic Functions
- Gate Triggering: 4 Mode 2N6071A, B; 2N6073A, B; 2N6075A, B
- Blocking Voltages to 600 V
- All Diffused and Glass Passivated Junctions for Greater Parameter Uniformity and Stability
- Small, Rugged, Thermopad Construction for Low Thermal Resistance, High Heat Dissipation and Durability
- Device Marking: Device Type, e.g., 2N6071A, Date Code



#### ON Semiconductor®

http://onsemi.com

## TRIACS 4.0 A RMS, 200 – 600 V





#### **MARKING DIAGRAM**

1. Cathode
2. Anode
3. Gate

YWW
2N
607xyG

x = 1, 3, 5
 y = A, B
 Y = Year
 WW = Work Week
 G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

**Preferred** devices are recommended choices for future use and best overall value.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Rating                                                                                                                                                                                        | Symbol                                 | Value             | Unit             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|------------------|
| *Peak Repetitive Off-State Voltage (Note 1) $(T_J = -40 \text{ to } 110^{\circ}\text{C}, \text{ Sine Wave, } 50 \text{ to } 60 \text{ Hz, Gate Open}) \\ 2N6071A,B \\ 2N6073A,B \\ 2N6075A,B$ | V <sub>DRM</sub> ,<br>V <sub>RRM</sub> | 200<br>400<br>600 | V                |
| *On-State RMS Current (T <sub>C</sub> = 85°C) Full Cycle Sine Wave 50 to 60 Hz                                                                                                                | I <sub>T(RMS)</sub>                    | 4.0               | Α                |
| *Peak Non-repetitive Surge Current (One Full cycle, 60 Hz, T <sub>J</sub> = +110°C)                                                                                                           | I <sub>TSM</sub>                       | 30                | А                |
| Circuit Fusing Considerations (t = 8.3 ms)                                                                                                                                                    | I <sup>2</sup> t                       | 3.7               | A <sup>2</sup> s |
| *Peak Gate Power (Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 85°C)                                                                                                                                | P <sub>GM</sub>                        | 10                | W                |
| *Average Gate Power (t = 8.3 ms, T <sub>C</sub> = 85°C)                                                                                                                                       | P <sub>G(AV)</sub>                     | 0.5               | W                |
| *Peak Gate Voltage (Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 85°C)                                                                                                                              | V <sub>GM</sub>                        | 5.0               | V                |
| *Operating Junction Temperature Range                                                                                                                                                         | TJ                                     | -40 to +110       | °C               |
| *Storage Temperature Range                                                                                                                                                                    | T <sub>stg</sub>                       | -40 to +150       | °C               |
| Mounting Torque (6-32 Screw) (Note 2)                                                                                                                                                         | -                                      | 8.0               | in. lb.          |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### THERMAL CHARACTERISTICS

| Characteristic                                                                | Symbol         | Max | Unit |
|-------------------------------------------------------------------------------|----------------|-----|------|
| *Thermal Resistance, Junction-to-Case                                         | $R_{	heta JC}$ | 3.5 | °C/W |
| Thermal Resistance, Junction-to-Ambient                                       | $R_{	hetaJA}$  | 75  | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Seconds | TL             | 260 | °C   |

<sup>\*</sup>Indicates JEDEC Registered Data.

<sup>1.</sup> V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.

<sup>2.</sup> Torque rating applies with use of a compression washer. Mounting torque in excess of 6 in. lb. does not appreciably lower case-to-sink thermal resistance. Main terminal 2 and heatsink contact pad are common.

### $\textbf{ELECTRICAL CHARACTERISTICS} \ (T_C = 25^{\circ}C \ unless \ otherwise \ noted; \ Electricals \ apply \ in \ both \ directions)$

| Characteristic                                                                                                                                             | Symbol             | Min                                   | Тур     | Max             | Unit      |          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------|---------|-----------------|-----------|----------|
| OFF CHARACTERISTICS                                                                                                                                        |                    |                                       |         |                 |           |          |
| *Peak Repetitive Blocking Current $(V_D = V_{DRM} = V_{RRM}; \mbox{ Gate Open}) \qquad \qquad T_J = 25^{\circ_l} \\ T_J = 110$                             |                    | I <sub>DRM,</sub><br>I <sub>RRM</sub> | -       | <del>-</del>    | 10<br>2   | μA<br>mA |
| ON CHARACTERISTICS                                                                                                                                         |                    |                                       |         |                 |           |          |
| *Peak On-State Voltage (Note 3) ( $I_{TM} = \pm 6.0 \text{ A Peak}$ )                                                                                      |                    | $V_{TM}$                              | -       | -               | 2         | ٧        |
| *Gate Trigger Voltage (Continuous DC), All Quadrants<br>(Main Terminal Voltage = 12 Vdc, R <sub>L</sub> = 100 Ω, T <sub>J</sub> = -40°C)                   |                    | V <sub>GT</sub>                       | _       | 1.4             | 2.5       | ٧        |
| Gate Non–Trigger Voltage, All Quadrants $V_{GD}$ (Main Terminal Voltage = 12 Vdc, $R_L$ = 100 $\Omega$ , $T_J$ = 110°C)                                    |                    |                                       |         | _               | _         | ٧        |
| *Holding Current (Main Terminal Voltage = 12 Vdc, Gate Open, Initiating Current = $\pm$ 1 Adc) $T_J = -40^{\circ}C$ $T_{,l} = 25^{\circ}C$                 |                    | IН                                    | -<br>-  |                 | 30<br>15  | mA       |
| Turn-On Time (I <sub>TM</sub> = 14 Adc, I <sub>GT</sub> = 100 mAdc)                                                                                        |                    | t <sub>gt</sub>                       | -       | 1.5             | -         | μS       |
|                                                                                                                                                            |                    | Ü                                     | (       | QUAD<br>(Maximu |           | ·)       |
|                                                                                                                                                            | Туре               | I <sub>GT</sub> @ T <sub>J</sub>      | I<br>mA | II<br>mA        | III<br>mA | IV<br>mA |
| Gate Trigger Current (Continuous DC)                                                                                                                       | 2N6071A            | +25°C                                 | 5       | 5               | 5         | 10       |
| (Main Terminal Voltage = 12 Vdc, $R_L$ = 100 $\Omega$ )                                                                                                    | 2N6073A<br>2N6075A | -40°C                                 | 20      | 20              | 20        | 30       |
|                                                                                                                                                            | 2N6071B            | +25°C                                 | 3       | 3               | 3         | 5        |
|                                                                                                                                                            | 2N6073B<br>2N6075B | -40°C                                 | 15      | 15              | 15        | 20       |
| DYNAMIC CHARACTERISTICS                                                                                                                                    |                    |                                       |         |                 |           |          |
| Critical Rate of Rise of Commutation Voltage @ $V_{DRM}$ , $T_{J}$ = 85°C, Gate Open, $I_{TM}$ = 5.7 A, Exponential Waveform, Commutating di/dt = 2.0 A/ms |                    | dv/dt(c)                              | -       | 5               | _         | V/μs     |

<sup>3.</sup> Pulse Test: Pulse Width ≤ 2.0 ms, Duty Cycle ≤ 2%.

#### SAMPLE APPLICATION: TTL-SENSITIVE GATE 4 AMPERE TRIAC TRIGGERS IN MODES II AND III



Trigger devices are recommended for gating on Triacs. They provide:

- 1. Consistent predictable turn-on points.
- 2. Simplified circuitry.
- 3. Fast turn-on time for cooler, more efficient and reliable operation.

<sup>\*</sup>Indicates JEDEC Registered Data.

# Voltage Current Characteristic of Triacs (Bidirectional Device)

 Symbol
 Parameter

 V<sub>DRM</sub>
 Peak Repetitive Forward Off State Voltage

 I<sub>DRM</sub>
 Peak Forward Blocking Current

 V<sub>RRM</sub>
 Peak Repetitive Reverse Off State Voltage

 I<sub>RRM</sub>
 Peak Reverse Blocking Current

 V<sub>TM</sub>
 Maximum On State Voltage

 I<sub>H</sub>
 Holding Current



#### **Quadrant Definitions for a Triac**



All polarities are referenced to MT1.

With in-phase signals (using standard AC lines) quadrants I and III are used.

#### SENSITIVE GATE LOGIC REFERENCE

| IC Lasia Franctions   |                | Firing Quadrant |                |                |  |
|-----------------------|----------------|-----------------|----------------|----------------|--|
| IC Logic Functions    | I              | II              | III            | IV             |  |
| TTL                   |                | 2N6071A Series  | 2N6071A Series |                |  |
| HTL                   |                | 2N6071A Series  | 2N6071A Series |                |  |
| CMOS (NAND)           | 2N6071B Series |                 |                | 2N6071B Series |  |
| CMOS (Buffer)         |                | 2N6071B Series  | 2N6071B Series |                |  |
| Operational Amplifier | 2N6071A Series |                 |                | 2N6071A Series |  |
| Zero Voltage Switch   |                | 2N6071A Series  | 2N6071A Series |                |  |

110



 $\dot{\alpha}$  = 30°

Figure 1. Average Current Derating

Figure 2. RMS Current Derating





Figure 3. Power Dissipation

Figure 4. Power Dissipation





Figure 5. Typical Gate-Trigger Voltage

Figure 6. Typical Gate-Trigger Current



Figure 7. Maximum On-State Characteristics

Figure 9. Maximum Allowable Surge Current



Figure 10. Thermal Response

#### **ORDERING INFORMATION**

| Device    | Package             | Shipping <sup>†</sup>               |  |  |
|-----------|---------------------|-------------------------------------|--|--|
| 2N6071A   | TO-225              |                                     |  |  |
| 2N6071AG  | TO-225<br>(Pb-Free) | 500 Units / Box                     |  |  |
| 2N6071AT  | TO-225              | 50 Units / Tube<br>2000 Units / Box |  |  |
| 2N6071ATG | TO-225<br>(Pb-Free) | 50 Units / Tube<br>2000 Units / Box |  |  |
| 2N6071B   | TO-225              |                                     |  |  |
| 2N6071BG  | TO-225<br>(Pb-Free) | 500 Units / Box                     |  |  |
| 2N6071BT  | TO-225              | 50 Units / Tube<br>2000 Units / Box |  |  |
| 2N6071BTG | TO-225<br>(Pb-Free) | 50 Units / Tube<br>2000 Units / Box |  |  |
| 2N6073A   | TO-225              |                                     |  |  |
| 2N6073AG  | TO-225<br>(Pb-Free) |                                     |  |  |
| 2N6073B   | TO-225              |                                     |  |  |
| 2N6073BG  | TO-225<br>(Pb-Free) | 500 H. Yu. / D.                     |  |  |
| 2N6075A   | TO-225              | 500 Units / Box                     |  |  |
| 2N6075AG  | TO-225<br>(Pb-Free) |                                     |  |  |
| 2N6075B   | TO-225              |                                     |  |  |
| 2N6075BG  | TO-225<br>(Pb-Free) |                                     |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

TO-225 CASE 77-09 **ISSUE** Z



#### NOTES:

- IOLES.

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. 077-01 THRU -08 OBSOLETE, NEW STANDARD

|     | INCHES    |       | MILLIN   | IETERS |
|-----|-----------|-------|----------|--------|
| DIM | MIN       | MAX   | MIN      | MAX    |
| Α   | 0.425     | 0.435 | 10.80    | 11.04  |
| В   | 0.295     | 0.305 | 7.50     | 7.74   |
| С   | 0.095     | 0.105 | 2.42     | 2.66   |
| D   | 0.020     | 0.026 | 0.51     | 0.66   |
| F   | 0.115     | 0.130 | 2.93     | 3.30   |
| G   | 0.094 BSC |       | 2.39 BSC |        |
| Н   | 0.050     | 0.095 | 1.27     | 2.41   |
| J   | 0.015     | 0.025 | 0.39     | 0.63   |
| K   | 0.575     | 0.655 | 14.61    | 16.63  |
| M   | 5°        | TYP   | 5°       | TYP    |
| Q   | 0.148     | 0.158 | 3.76     | 4.01   |
| R   | 0.045     | 0.065 | 1.15     | 1.65   |
| S   | 0.025     | 0.035 | 0.64     | 0.88   |
| U   | 0.145     | 0.155 | 3.69     | 3.93   |
| ٧   | 0.040     |       | 1.02     |        |

STYLE 5: PIN 1. MT 1

MT 2 GATE

ON Semiconductor and was a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" nust be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative